



# 2-Kbit Serial Presence Detect EEPROM

#### DATASHEET Rev.1.1

## **Features**

- Supply Voltage: 1.7V to 3.6V
- 2-wire Serial Interface I<sup>2</sup>C/SMBus Compatible
  - 1MHz (Maximum) Supported in Full Supply Voltage Range
  - Bus Timeout Supported
- Memory Array: 2-Kbit Organized as Two 128-byte Blocks
- Software Write Protection on All 128-byte Blocks
- Byte and Page (up to 16 Bytes) Write Mode
  - Partial Page Write Allowed
- Self-timed Write Cycle: 2ms (typical)
- Schmitt Trigger, Filtered Inputs for Noise Suppression
- High Reliability
  - Endurance: 2,000,000 Write Cycles
  - Data Retention: 200 Years
  - ESD Protection (Human Body Model): 4000V
- Low Operating Current
  - Write Current: 0.2mA (typical)
  - Read Current: 0.2mA (typical)
  - Standby Current: 0.1µA (typical)
- Operating Temperature Range: -40°C to +105°C
- Green Packaging Options (RoHS Compliant, Pb/Halogen-free)
  - 8-Lead TSSOP and 8-Pad UDFN

# Description

The TD34C02 is a 2-Kbit EEPROM device designed to be fully compatible to industrial standard  $I^2C/SMB$ us interface. The device is designed to operate in a supply voltage range of 1.7V to 3.6V, with a maximum of 1MHz transfer rate. The operating temperature range is from -40°C to +105°C. A bus Timeout feature is supported to prevent system lock-ups.

The Serial EEPROM memory is organized as two blocks of 128 bytes each. One block is comprised of eight pages of 16 bytes each. The Serial EEPROM operation is tailored specifically for Dual Inline Memory Modules (DIMM) with Serial Presence Detect (SPD) to store a module's vital product data such as size, speed, voltage, data width, and timing parameters.

The TD34C02 incorporates a Software Write Protection feature enabling the capability to selectively write protect any or both of the two 128-byte blocks. Once the write protection is set, it can only be reversed by sending a specific sequence and the write protection for all blocks is cleared simultaneously.

The TD34C02 is delivered in Lead-free green packages: TSSOP-8, UDFN-8.

# **Table of Contents**

| Fea | tures | 3                                  | 1  |
|-----|-------|------------------------------------|----|
| Des | cript | ion                                | 1  |
| 1   | Pin   | Descriptions and Pin Configuration | 3  |
| 2   | Fun   | ctional Block Diagram              | 4  |
| 3   | Dev   | ice Communication                  | 5  |
|     | 3.1   | Start Condition                    | 5  |
|     | 3.2   | Stop Condition                     | 5  |
|     | 3.3   | Acknowledge (ACK)                  | 6  |
|     | 3.4   | No-Acknowledge (NACK)              | 6  |
|     | 3.5   | Standby Mode                       | 6  |
|     | 3.6   | Device Reset and Initialization    | 6  |
|     | 3.7   | Software Reset                     | 7  |
|     | 3.8   | Timeout Function                   | 7  |
| 4   | Dev   | ice Addressing                     | 8  |
| 5   |       | d and Write Operations             |    |
|     | 5.1   | Read Operations                    |    |
|     |       | 5.1.1 Current Address Read         |    |
|     |       | 5.1.2 Random Read                  | 9  |
|     |       | 5.1.3 Sequential Read              | 10 |
|     | 5.2   | Write Operations                   | 11 |
|     |       | 5.2.1 Byte Write                   |    |
|     |       | 5.2.2 Page Write                   |    |
|     |       | 5.2.3 Write Cycle Timing           | 13 |
|     |       | 5.2.4 Acknowledge (ACK) Polling    |    |
| 6   |       | e Protection                       |    |
|     |       | Set Write Protection               |    |
|     |       | Clear Write Protection             |    |
|     |       | Read Protection Status             |    |
| 7   |       | strical Specifications             |    |
|     |       | Absolute Maximum Ratings           |    |
|     |       | DC Characteristics                 |    |
|     |       | AC Characteristics                 |    |
|     |       | Capacitance                        |    |
|     |       | Reliability                        |    |
| 8   |       | •                                  | 19 |
| 9   |       | ering Information                  |    |
| 10  | -     | Markings                           |    |
|     |       | UDFN Package Marking               |    |
|     |       | 2 TSSOP Package Marking            |    |
| 11  |       | kage Information                   |    |
|     |       | UDFN Package Information           |    |
|     |       | 2 TSSOP Package Information        |    |
| 12  | Rev   | ision History                      | 24 |

# 1 Pin Descriptions and Pin Configuration

| Symbol            | Туре  | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SA0<br>SA1<br>SA2 | Input | <b>Device Address Inputs:</b> The SA0, SA1, and SA2 pins are used to select the device address and correspond to the three Least Significant Bits of the $I^2C/SMBus$ seven-bit slave address. These pins can be directly connected to V <sub>CC</sub> or GND in any combination, allowing up to eight devices on the same bus.<br>The SA0 pin is also used to detect the V <sub>HV</sub> voltage, when decoding a SWPn or CWP instruction. See <b>Table 6–1</b> for decode details. |
| SDA               |       | Serial Data: The SDA pin is an open-drain bidirectional input/output pin used to serially transfer data to and from the device.                                                                                                                                                                                                                                                                                                                                                      |
| SCL               | Input | Serial Clock: The SCL pin is used to provide a clock to the device and is used to control the flow of data to and from the device. Command and input data present on the SDA pin is always latched in on the rising edge of SCL, while output data on the SDA pin is always clocked out on the falling edge of SCL.                                                                                                                                                                  |
| V <sub>CC</sub>   |       | <b>Device Power Supply:</b> The $V_{CC}$ pin is used to supply the source voltage to the device. Operations at invalid $V_{CC}$ voltages may produce spurious results and should not be attempted.                                                                                                                                                                                                                                                                                   |
| GND               | Power | Ground: The ground reference for the power supply. GND should be connected to the system ground.                                                                                                                                                                                                                                                                                                                                                                                     |
| NC                |       | No Connection: The NC pin is not bonded to a die pad. This pin can be connected to GND or left floating.                                                                                                                                                                                                                                                                                                                                                                             |

#### Figure 1–1 Pin Configuration



Note: NC = No connection; no signal should be applied on this pin.

# TD34C02

D TeraDevices Inc.

# 2 Functional Block Diagram



# 3 Device Communication

The TD34C02 operates as a slave device and utilizes a 2-wire serial interface to communicate with the Master. The Master initiates and controls all Read and Write operations to the slave devices on the serial bus, and both the Master and the slave devices can transmit and receive data on the bus.

The serial interface is comprised of just two signal lines: the Serial Clock (SCL) and the Serial Data (SDA). Data is always latched into the TD34C02 on the rising edge of SCL and is always output from the device on the falling edge of SCL. Both the SCL pin and SDA pin incorporate integrated spike suppression filters and Schmitt Triggers to minimize the effects of input spikes and bus noise.

All command and data information is transferred with the Most Significant Bit (MSB) first. During the bus communication, one data bit is transmitted every clock cycle, and after eight bits of data has been transferred, the receiving device must respond with an acknowledge or a no-acknowledge response bit during a ninth clock cycle generated by the Master. Therefore, nine clock cycles are required for every one byte of data transferred. There is no unused clock cycle during any Read or Write operation, so there must not be any interruptions or breaks during the data stream.

During data transfers, data on the SDA pin must only change while SCL is low, and the data must remain stable while SCL is high. If data on the SDA pin changes while SCL is high, then either a Start or a Stop condition will occur. The number of data bytes transferred between a Start and a Stop condition is not limited and is determined by the Master.

#### 3.1 Start Condition

A Start condition occurs when there is a high-to-low transition on the SDA pin while the SCL pin is stable in Logic 1 state. The Start condition must precede any command as the Master uses a Start condition to initiate any data transfer sequence (see Figure 3–1). The TD34C02 will continuously monitor the SDA and SCL pins for a Start condition, and the device will not respond unless one is given.





## 3.2 Stop Condition

A Stop condition occurs when there is a low-to-high transition on the SDA pin while the SCL pin is stable in Logic 1 state (see **Figure 3–1**). A stop condition terminates communication between the TD34C02 and the Master. A Stop condition at the end of a Write command triggers the EEPROM internal write cycle. Otherwise, the TD34C02 subsequently returns to Standby mode after receiving a Stop condition.

## 3.3 Acknowledge (ACK)

After each byte of data is received, the TD34C02 should acknowledge to the Master that it has received the data byte successfully. This is accomplished by the Master first releasing the SDA line and providing the ACK/NACK clock cycle (a ninth clock cycle for every byte). During the ACK/NACK clock cycle, the TD34C02 must output Logic 0 as ACK for the entire clock cycle so that the SDA line must be stable in Logic 0 state during the entire high period of the clock cycle (see **Figure 3–1**).

### 3.4 No-Acknowledge (NACK)

When the TD34C02 is transmitting data to the Master, the Master can indicate that it is done receiving data and end the operation by sending a NACK response to the TD34C02 instead of an ACK response. This is accomplished by the Master outputting Logic 1 during the ACK/NACK clock cycle, at which point the TD34C02 should release the SDA line so that the Master can then generate a Stop condition.

## 3.5 Standby Mode

The TD34C02 features a low-power Standby mode which is enabled:

- Upon power-up or
- After the receipt of a Stop condition and the completion of any internal operations.

#### 3.6 Device Reset and Initialization

The TD34C02 incorporates an internal Power-On Reset (POR) circuit to prevent inadvertent operations during power-up. On a cold power-up, the device does not respond to any instructions until the supply voltage reaches the internal reset threshold voltage ( $V_{POR}$ ). The supply voltage must rise continuously between  $V_{POR}$  and  $V_{CC}$ (Min) without any ring back to ensure a proper power-up (see **Figure 3–2**). Once the supply voltage passes  $V_{POR}$ , the device is reset and enters Standby mode. However, no protocol should be issued to the device until a valid and stable supply voltage is applied for the time specified by the  $t_{INIT}$  parameter. The supply voltage must remain stable and valid until the end of the protocol transmission, and for a Write instruction, until the end of the internal write cycle.

Parameters related to POR are listed in Table 3–1.







#### Table 3–1 Power-up Conditions

| Symbol            | Parameter                           | Min  | Max  | Unit |
|-------------------|-------------------------------------|------|------|------|
| t <sub>POR</sub>  | Power-On Reset Time                 | -    | 10.0 | ms   |
| V <sub>POR</sub>  | Power-On Reset Voltage              | 1.0  | 1.6  | V    |
| t <sub>INIT</sub> | Time from Power-On to First Command | 10.0 | -    | ms   |
| tPOFF             | Warm Power Cycle Off Time           | 1.0  | -    | ms   |

#### 3.7 Software Reset

After an interruption in protocol, power loss, or system reset, any 2-wire part can be reset by following these steps:

- 1. Create a Start condition.
- 2. Clock nine cycles.
- 3. Create another Start condition followed by Stop condition (see Figure 3–3).

Figure 3–3 2-wire Software Reset



#### 3.8 Timeout Function

The TD34C02 supports the industry standard bus Timeout feature to prevent potential system bus lock-ups. The device resets the serial interface and returns to standby mode if the SCL pin is held low for more than the maximum Timeout  $t_{OUT}(Max)$  specification. If the SCL pin is held low for less than the minimum Timeout  $t_{OUT}(Min)$  specification, the device will not reset the serial interface (see **Figure 3–4**). This feature requires a minimum SCL clock speed of 10kHz to avoid any timeout issues.

| Figure 3–4 | Bus Timeout |
|------------|-------------|
|------------|-------------|



## 4 Device Addressing

The TD34C02 requires a 7-bit device address and a Read/Write select bit following a Start condition from the Master to initiate communication with the Serial EEPROM. The device address byte is comprised of a 4-bit device type identifier followed by three device address bits (A2, A1, and A0) and a R/W bit and is clocked by the Master on the SDA pin with the most significant bit (bit 7) first (see Table 4–1).

The TD34C02 will respond to two unique device type identifiers. The device type identifier of '1010' is necessary to select the device for Read or Write operation. The device type identifier of '0110' is used to access the page address function which determines what the internal address counter is set to. The device type identifier of '0110' is also used to access the Software Write Protection feature of the device.

The software device address bits (A2, A1 and A0) must match their corresponding hard-wired device address inputs (SA2, SA1 and SA0) (see **Table 4–2**), allowing up to eight devices on the bus at the same time. The eighth bit of the address byte is the R/W operation selection bit. A Read operation is selected if this bit is Logic 1, and a Write operation is selected if this bit is Logic 0. Upon a compare of the device address byte, the TD34C02 will output an ACK or a NACK during the ninth clock cycle if the compare is true or not true. The device will return to the low-power Standby Mode after a NACK.

| Function                            | Devic | е Туре | Identif | ier   | Devic | e Addr | Read/Write |       |
|-------------------------------------|-------|--------|---------|-------|-------|--------|------------|-------|
| Function                            | bit 7 | bit 6  | bit 5   | bit 4 | bit 3 | bit 2  | bit 1      | bit 0 |
| EEPROM Read and Write Operations    | 1     | 0      | 1       | 0     | A2    | A1     | A0         | R/W   |
| Software Write Protection Functions | 0     | 1      | 1       | 0     | A2    | A1     | A0         | R/W   |

Table 4–1 TD34C02 Device Address Byte

| Software Device Address Bits | Hard-wired Device Address Inputs |                 |                 |  |  |  |
|------------------------------|----------------------------------|-----------------|-----------------|--|--|--|
| A2, A1, A0                   | SA2                              | SA1             | SA0             |  |  |  |
| 000                          | GND                              | GND             | GND             |  |  |  |
| 001                          | GND                              | GND             | V <sub>CC</sub> |  |  |  |
| 010                          | GND                              | V <sub>CC</sub> | GND             |  |  |  |
| 011                          | GND                              | V <sub>CC</sub> | V <sub>CC</sub> |  |  |  |
| 100                          | V <sub>cc</sub>                  | GND             | GND             |  |  |  |
| 101                          | V <sub>cc</sub>                  | GND             | V <sub>CC</sub> |  |  |  |
| 110                          | V <sub>cc</sub>                  | V <sub>CC</sub> | GND             |  |  |  |
| 111                          | V <sub>cc</sub>                  | V <sub>cc</sub> | V <sub>cc</sub> |  |  |  |

#### Table 4–2 Device Address Combinations

# 5 Read and Write Operations

### 5.1 Read Operations

All Read operations are initiated by the Master transmitting a Start condition, a device type identifier of '1010', three software address bits (A2, A1, A0) corresponding to the hard-wired address pins (SA2, SA1, SA0) and the  $R/\overline{W}$  select bit with Logic 1 state. In the following clock cycle, the TD34C02 should return an ACK. The subsequent sequence depends on the Read operation type. There are three Read operations: Current Address Read, Random Address Read, and Sequential Read.

#### 5.1.1 Current Address Read

For a Current Address Read operation, the Master sends a Start condition followed by transmitting the device address byte with the R/W bit set to Logic 1 (see Figure 5–1). The TD34C02 should respond with an ACK and then serially transmits the data word addressed by the internal address counter. This address maintained by the internal address counter is the last address accessed during the last Read or Write operation. The counter is then incremented by one and the address will stay valid between operations as long as power to the device is supplied. The address roll-over during a Read operation is from the last byte of the last memory page to the first byte of the first page. To end the command, the Master responds with a NACK and a Stop condition.





#### 5.1.2 Random Read

A Random Read operation allows the Master to access any memory location in a random manner and requires a dummy write sequence to preload the starting data word address. To perform a Random Read, the device address byte and the word address byte are transmitted to the TD34C02 as part of the dummy write sequence (see **Figure 5–2**). Once the device address byte and data word address are clocked in and acknowledged by the TD34C02, the Master generates another Start condition and then initiates a Current Address Read by sending another device address byte with the R/W bit set to Logic 1. The TD34C02 responds with an ACK to the device address byte and serially clocks out the first data word and increments its internal address counter by one. The device will continue to transmit sequential data words as long as the Master continues to ACK each data word. To end the sequence, the Master responds with a NACK followed by a Stop condition.

D TeraDevices Inc.



#### 5.1.3 Sequential Read

A Sequential Read operation is initiated in the same way as either a Current Address Read or a Random Read, except that after transmitted the first data word by the TD34C02, the Master responds with an ACK instead of a NACK. As long as the TD34C02 receives an ACK, it will continue to increment the data word address and serially clock out the sequential data words (see Figure 5–3). When the internal address counter is at the last byte of the last page, the data word address will roll-over to the first byte of the first page and the Sequential Read operation will continue. The Sequential Read operation is terminated when the Master responds with a NACK followed by a Stop condition.





## 5.2 Write Operations

The TD34C02 supports single Byte Write and Page Write up to the maximum page size of 16 bytes in one operation. The only difference between a Byte Write and a Page Write operation is the amount of data bytes sent to the device. Regardless of whether a Byte Write or Page Write operation is performed, the internally self-timed write cycle will take the same amount of time to write the data to the addressed memory location(s). If a Byte Write or Page Write or Page Write or not protected block, the TD34C02 will respond with ACK or NACK to the write operation according to Table 5–1.

| Block Status    | Instruction              | ACK  | Word Address | ACK  | Data Word  | ACK  | Write Cycle |
|-----------------|--------------------------|------|--------------|------|------------|------|-------------|
|                 | SWPn                     | NACK | Don't Care   | NACK | Don't Care | NACK | No          |
| Write Protected | CWP                      | ACK  | Don't Care   | ACK  | Don't Care | ACK  | Yes         |
|                 | Byte Write or Page Write | ACK  | Word Address | ACK  | Data       | NACK | No          |
|                 | SWPn                     | ACK  | Don't Care   | ACK  | Don't Care | ACK  | Yes         |
| Not Protected   | CWP                      | ACK  | Don't Care   | ACK  | Don't Care | ACK  | Yes         |
|                 | Byte Write or Page Write | ACK  | Word Address | ACK  | Data       | ACK  | Yes         |

| Table 5–1 | Acknowledge Status | When Writing Data or | Defining Write Protection |
|-----------|--------------------|----------------------|---------------------------|
|-----------|--------------------|----------------------|---------------------------|

#### 5.2.1 Byte Write

For a Byte Write operation, the Master sends a Start condition followed by the device type identifier of '1010', the device address bits and the R/W select bit set to Logic 0. The TD34C02 responds with an ACK during the ninth clock cycle. Then the next byte transmitted by the Master is the 8-bit word address of the byte location to be written into the Serial EEPROM. After receiving an ACK from the TD34C02, the Master transmits the data word to be programmed followed by an ACK from the TD34C02. The Master ends the Write sequence with a Stop condition during the 10th clock cycle (see Figure 5–4) to initiate the internally self-timed write cycle. A Stop condition issued during any other clock cycle during the Write operation will not trigger the internal write cycle.

Once the write cycle begins, the preloaded data word will be programmed in the amount of time not to exceed the  $t_{WR}$  specification. During the time, the Master should wait a fixed time by the  $t_{WR}$  specification, or for time sensitive applications, an ACK polling routine can be implemented. All inputs are ignored by the device during the write cycle and the device will not respond until the write cycle is complete (see **Figure 5–6**). The Serial EEPROM will increment its internal address counter each time a byte is written.



Figure 5–4 Byte Write

#### 5.2.2 Page Write

The 2-Kbit Serial EEPROM is capable of writing up to 16 data bytes at a time by executing the Page Write protocol sequence. A partial or full Page Write operation is initiated the same as a Byte Write operation except that the Master does not send a Stop condition after the first data word is clocked in. Instead, after the device has acknowledged to the first data word, the Master can transmit up to fifteen more data words. The device will respond with an ACK after each data word is received (see **Figure 5–5**). After the device acknowledges to the last data word, the Master should terminate the Page Write sequence with a Stop condition to start the internal write cycle. A Stop condition issued at any other clock cycle will not initiate the internally self-timed write cycle and the Write sequence will have to be repeated again. Once the write cycle begins, the data words should be programmed in the amount of time not exceeding the  $t_{WR}$  specification (see **Figure 5–6**). During this time, the Master should wait a fixed time by the specified  $t_{WR}$  parameter, or for time sensitive applications, an ACK polling routine can be implemented.

The lower four bits of the data word address are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. When the internally generated word address reaches the page boundary, then the following data word is placed at the beginning of the same page. If more than sixteen data words are transmitted to the device, the data word address will roll-over and the previous data will be overwritten. The address roll-over during a Write sequence is from the last byte of the current page to the first byte of the same page.



#### Figure 5–5 Page Write

# TD34C02

## 5.2.3 Write Cycle Timing

The length of the self-timed write cycle, or  $t_{WR}$ , is defined as the amount of time from a valid Stop condition that begins the internal write sequence to the Start condition of the first device address byte sent to the TD34C02 that it subsequently responds with an ACK (see Figure 5–6).





#### 5.2.4 Acknowledge (ACK) Polling

An ACK polling routine can be implemented to optimize time sensitive applications that would not prefer to wait the fixed maximum write cycle time but would prefer to know immediately when the Serial EEPROM write cycle has completed to start a subsequent operation. Once the internally self-timed write cycle has started, the device inputs are disabled and ACK polling can be initiated. An ACK polling routine involves sending a valid Start condition followed by the device address byte. While the write cycle is in progress, the device will not respond with an ACK, indicating the device is busy writing data. Once completed, the device returns an ACK and the next device operation can be started (see Figure 5–7).





## 6 Write Protection

The TD34C02 has three software commands for setting, clearing, or checking the write protection:

- SWPn: Set Write Protection for Block n
- CWP: Clear Write Protection for all blocks to an unprotected state
- RPSn: Read the Protection Status of Block n

The Software Write Protection feature allows the ability of selective write protection data stored in each of the two independent 128-byte blocks (memory addresses of Block 0: 00h to 7Fh; memory addresses of Block 1: 80h to FFh).

## 6.1 Set Write Protection

Setting the Write Protection is enabled by sending the Set Write Protection (SWPn) command to the target Block n. The SWPn sequence requires the Master to send a control byte of '0110MMM0' (where 'M' represents the memory address identifier for the block to be write-protected, see **Table 6–1**) with the R/W bit set to Logic 0. If the target block has not been write-protected, the TD34C02 responds with an ACK to the control byte. If Software Write Protection has been already set to the target block, the TD34C02 responds with a NACK (see **Table 5–1**). Then the Master transmits a word address byte and a data byte with Don't Care values followed by the TD34C02 responds to each of the word address byte and the data byte with an ACK or a NACK corresponding to the response on the control byte. To end the SWPn sequence, the Master sends a Stop condition (see **Figure 6–1**). Be sure that the SA0 pin is connected to  $V_{HV}$  for the duration of the SWPn sequence. If the SA0 pin is detected not to be connected to  $V_{HV}$ , none of the control byte, word address byte and data byte will be acknowledged by the TD34C02.





#### 6.2 Clear Write Protection

The Write Protection status on all blocks can be reversed by transmitting the Clear Write Protection (CWP) command. The CWP sequence requires the Master to send a Start condition followed by sending a control byte of '01100110' with the R/W select bit set to Logic 0. The TD34C02 should respond with an ACK. Then the Master transmits a word address byte and a data byte with Don't Care values followed by the TD34C02 responds with an ACK to each of the word address byte and the data byte. To end the CWP sequence, the Master sends a Stop condition (see **Figure 6–2**). Be sure that the SA0 pin is connected to V<sub>HV</sub> for the duration of CWP command. If the SA0 pin is detected not to be connected to V<sub>HV</sub>, none of the control byte, word address byte and data byte will be acknowledged by the TD34C02.

The SWPn acts on a single block only as specified in the SWPn command and can only be reversed by issuing the CWP command and will unprotect all blocks in one operation (see **Table 6–1**). For example, if both Block 0 and Block 1 are needed to be write-protected, two separate SWP0 and SWP1 commands should be required; however, only one CWP command is needed to clear the write protection status of both blocks.



Figure 6–2 Clear Write Protection

| Table 6–1 | SWPn, CWP and RPSn |
|-----------|--------------------|
|           |                    |

| Function                        |                  | Pin |                             |       | Control Byte           |       |       |       |                           |       |       |  |  |
|---------------------------------|------------------|-----|-----------------------------|-------|------------------------|-------|-------|-------|---------------------------|-------|-------|--|--|
|                                 |                  |     |                             |       | Device Type Identifier |       |       |       | Memory Address Identifier |       |       |  |  |
|                                 |                  | SA1 | SA0                         | bit 7 | bit 6                  | bit 5 | bit 4 | bit 3 | bit 2                     | bit 1 | bit 0 |  |  |
| Set Write Protection, Block 0   | X <sup>[1]</sup> | Х   |                             |       |                        |       |       | 0     | 0                         | 1     | 0     |  |  |
| Set Write Protection, Block 1   | Х                | Х   | $V_{HV}^{\left[ 2\right] }$ | 0     | 1                      | 1     | 0     | 1     | 0                         | 0     | 0     |  |  |
| Clear All Write Protection      | Х                | Х   |                             |       |                        |       |       | 0     | 1                         | 1     | 0     |  |  |
| Read Protection Status, Block 0 | Х                | Х   | 0, 1                        |       |                        |       |       | 0     | 0                         | 1     | 1     |  |  |
| Read Protection Status, Block 1 | х                | х   | or<br>V <sub>HV</sub>       | 0     | 1                      | 1     | 0     | 1     | 0                         | 0     | 1     |  |  |

Notes: <sup>[1]</sup> X = Don't care but recommended to be hard-wired to  $V_{CC}$  or GND. <sup>[2]</sup> See Table 7–2 for  $V_{HV}$  value.

#### 6.3 Read Protection Status

The Read Protection Status (RPSn) command allows the ability to check a block's write protection status. To find out if the Software Write Protection has been set to a specific Block n, the same procedure used to set the block's write protection can be utilized except that the R/W select bit is set to Logic 1, and the SA0 pin is not required to be connected to  $V_{HV}$ . The RPSn sequence requires the master to send a control byte of '0110MMM1' (where 'M' represents the memory address identifier for the block to be read) with the R/W bit set to Logic 1 (see **Table 6–1**). If Software Write Protection has not been set to the target block, the TD34C02 responds to the control byte with an ACK. Alternately, If Software Write Protection has been set, the TD34C02 responds with a NACK. In either case, neither the word address byte nor the data byte with Don't Care values will be acknowledged (see **Figure 6–3**). The operation is completed by the Master creating a Stop condition.





# 7 Electrical Specifications

## 7.1 Absolute Maximum Ratings

#### Table 7–1 Absolute Maximum Ratings

| Symbol           | Parameter                              | Value        | Unit |
|------------------|----------------------------------------|--------------|------|
| T <sub>A</sub>   | Ambient temperature with power applied | -40 to +105  | °C   |
| T <sub>STG</sub> | Storage temperature                    | -65 to +150  | °C   |
| Vcc              | Supply voltage                         | -0.5 to +6.0 | V    |
| V <sub>SA0</sub> | Voltage on Pin SA0                     | -0.5 to +10  | V    |
| V <sub>IN</sub>  | Voltage on input Pins                  | -0.5 to +6.0 | V    |
| V <sub>ESD</sub> | Electrostatic pulse (human body model) | 4000         | V    |

**Note:** Stresses beyond those listed under 'Absolute Maximum Ratings' may cause permanent damage to the device. Functional operation of the device at these ratings or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### 7.2 DC Characteristics

Operating range:  $T_A = -40^{\circ}$ C to  $+105^{\circ}$ C,  $V_{CC} = 1.7$ V to 3.6V (unless otherwise noted).

| Symbol           | Parameter                           | Test Condition                              | Min                 | Max                  | Unit |
|------------------|-------------------------------------|---------------------------------------------|---------------------|----------------------|------|
| V <sub>CC</sub>  | Supply Voltage                      |                                             | 1.7                 | 3.6                  | V    |
| I <sub>CC1</sub> | Supply Current (Read)               | V <sub>CC</sub> = 3.6V, Read at 1MHz        | -                   | 0.5                  | mA   |
| I <sub>CC2</sub> | Supply Current (Write)              | V <sub>CC</sub> = 3.6V, Write at 400kHz     | -                   | 1                    | mA   |
| I <sub>SB</sub>  | Standby Current                     | $V_{CC}$ = 3.6V, $V_{IN}$ = $V_{CC}$ or GND | -                   | 1                    | μA   |
| ILI              | Input Leakage Current               | $V_{IN} = V_{CC}$ or GND                    | -                   | 0.1                  | μA   |
| ILO              | Output Leakage Current              | $V_{OUT} = V_{CC} \text{ or } GND$          | -                   | 0.1                  | μA   |
| VIL              | Input Low-Level Voltage (SDA, SCL)  |                                             | -0.5                | 0.3*V <sub>CC</sub>  | V    |
| VIH              | Input High-Level Voltage (SDA, SCL) |                                             | 0.7*V <sub>CC</sub> | V <sub>CC</sub> +0.5 | V    |
| V <sub>OL1</sub> | Low-Level Output Voltage            | $V_{CC}$ > 2V, $I_{OL}$ = 3mA               | -                   | 0.4                  | V    |
| V <sub>OL2</sub> | Low-Level Output Voltage            | V <sub>CC</sub> ≤2V, I <sub>OL</sub> = 2mA  | -                   | 0.2*V <sub>CC</sub>  | V    |
|                  |                                     | $V_{OL} = 0.4V$ , F $\leq 400$ kHz          | 3.0                 | -                    | mA   |
| I <sub>OL</sub>  | Low-Level Output Current            | V <sub>OL</sub> = 0.6V, F ≤ 400kHz          | 6.0                 | -                    | mA   |
| V <sub>HV</sub>  | SA0 Pin High Voltage                | $V_{HV} - V_{CC} \ge 4.8V$                  | 7                   | 10                   | V    |

#### Table 7–2 DC Characteristics

## 7.3 AC Characteristics

Operating range:  $T_A = -40^{\circ}C$  to  $+105^{\circ}C$ ,  $V_{CC} = 1.7V$  to 3.6V,  $C_L = 100pF$  (unless otherwise noted).

Measurement conditions: Input rise and fall time ≤ 50ns

Input pulse voltages:  $0.2^*V_{\text{CC}}$  to  $0.8^*V_{\text{CC}}$ 

Input and output timing reference voltages:  $0.3^{*}V_{\text{CC}}$  to  $0.7^{*}V_{\text{CC}}$ 

|                                 |                                                               | V <sub>CC</sub> <2.2V |       | V <sub>CC</sub> >=2.2V |     |                   |       |      |
|---------------------------------|---------------------------------------------------------------|-----------------------|-------|------------------------|-----|-------------------|-------|------|
| Symbol                          | Parameter                                                     | 100kHz                |       | 400kHz                 |     | 1000kHz           |       | Unit |
|                                 |                                                               | Min                   | Max   | Min                    | Мах | Min               | Max   |      |
| f <sub>SCL</sub>                | Clock Frequency, SCL                                          | 10 <sup>[2]</sup>     | 100   | 10 <sup>[2]</sup>      | 400 | 10 <sup>[2]</sup> | 1,000 | kHz  |
| t <sub>LOW</sub>                | Clock Pulse Width Low                                         | 4,700                 | -     | 1,300                  | -   | 500               | -     | ns   |
| t <sub>HIGH</sub>               | Clock Pulse Width High                                        | 4,000                 | -     | 600                    | -   | 260               | -     | ns   |
| tı                              | Noise Suppression Time                                        | -                     | 50    | -                      | 50  |                   | 50    | ns   |
| t <sub>BUF</sub> <sup>[1]</sup> | Time the bus must be free before a new transmission can start | 4,700                 | -     | 1,300                  | -   | 500               | -     | ns   |
| t <sub>HD.STA</sub>             | Start Hold Time                                               | 4,000                 | -     | 600                    | -   | 260               | -     | ns   |
| t <sub>SU.STA</sub>             | Start Setup Time                                              | 4,700                 | -     | 600                    | -   | 260               | -     | ns   |
| t <sub>HD.DI</sub>              | Data In Hold Time                                             | 0.0                   | -     | 0.0                    | -   | 0.0               | -     | ns   |
| t <sub>SU.DAT</sub>             | Data In Set-up Time                                           | 250                   | -     | 100                    | -   | 50                | -     | ns   |
| t <sub>R</sub> <sup>[1]</sup>   | SDA Rise Time                                                 | -                     | 1,000 | -                      | 300 | -                 | 120   | ns   |
| t <sub>F</sub> <sup>[1]</sup>   | SDA(Out) Fall Time                                            | -                     | 300   | -                      | 300 | -                 | 120   | ns   |
| t <sub>SU.STO</sub>             | Stop Setup Time                                               | 4,000                 | -     | 600                    | -   | 260               | -     | ns   |
| t <sub>HD.DAT</sub>             | Data Out Hold Time                                            | 200                   | 3,450 | 200                    | 900 | 0                 | 350   | ns   |
| t <sub>WR</sub>                 | Write Cycle Time                                              | -                     | 3     | -                      | 3   | -                 | 3     | ms   |
| t <sub>OUT</sub>                | Timeout Time                                                  | 25                    | 35    | 25                     | 35  | 25                | 35    | ms   |

Notes:  $\ensuremath{^{[1]}}$  This parameter is ensured by characterization only.

<sup>[2]</sup> The minimum frequency is specified at 10kHz to avoid activating the timeout feature.

#### Figure 7–1 Bus Timing



TeraDevices Inc.

## 7.4 Capacitance

Operating range for pin capacitance:  $T_A = +25^{\circ}C$ ,  $f_C = 1MHz$ ,  $V_{CC} = 1.7V$  to 3.6V.

#### Table 7–4 Pin Capacitance

| Symbol           | Parameter <sup>[1]</sup>               |  | Unit | Test Condition |
|------------------|----------------------------------------|--|------|----------------|
| C <sub>I/O</sub> | Input/output Capacitance (SDA)         |  | pF   | $V_{I/O} = 0V$ |
| CIN              | Input Capacitance (SA0, SA1, SA2, SCL) |  | pF   | $V_{IN} = 0V$  |

**Note:** <sup>[1]</sup> These parameters are ensured by characterization only.

## 7.5 Reliability

#### Table 7–5 Reliability Performance

| Symbol         | Parameter             | Min               | Unit  | Test Condition                   |
|----------------|-----------------------|-------------------|-------|----------------------------------|
| Nw             | Write Cycle Endurance | 2x10 <sup>6</sup> | cycle | $T_A = +25^{\circ}C$ , Page Mode |
| D <sub>R</sub> | Data Retention        |                   | year  | T <sub>A</sub> = +25°C           |

## 8 Initial Delivery State

The TD34C02 EEPROM is delivered with all bits in the memory array set to '1' (each byte contains FFh).

# TD34C02



# 9 Ordering Information



Package types not listed below may be available for order. Please contact TeraDevices for availability details.

| Part Number   | Package           | Delivery Information               | Temperature Range |
|---------------|-------------------|------------------------------------|-------------------|
| TD34C02-ULPTR | 2.0 x 3.0mm UDFN  | Tape and Reel, 3000 units per Reel | -40°C to +105°C   |
| TD34C02-TLPTR | 3.0 x 4.4mm TSSOP | Tape and Reel, 5000 units per Reel | -40°C to +105°C   |



# 10 Top Markings

## 10.1 UDFN Package Marking



**TD**: TeraDevices Logo 302ULP: TD34C02-ULP YYWW: Date Code, YY = year, WW = week *Example*: 1848 = year 2018, week 48

## 10.2 TSSOP Package Marking



**TD**: TeraDevices Logo 302-TLP: TD34C02-TLP YYWW: Date Code, YY = year, WW = week *Example*: 1848 = year 2018 and week 48

TeraDevices Inc.

# 11 Package Information

### **11.1 UDFN Package Information**





**TD34C02** 

D TeraDevices Inc.

### **11.2 TSSOP Package Information**







# 12 Revision History

| Revision | Date      | Comments                |  |  |
|----------|-----------|-------------------------|--|--|
| Rev.1.0  | Dec. 2019 | Initial version release |  |  |
| Rev.1.1  | Nov. 2020 | Updated:<br>            |  |  |